ports.xdc 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. # set_property CFGBVS VCCO [current_design]
  2. # set_property CONFIG_VOLTAGE 3.3 [current_design]
  3. ### ADC
  4. # data
  5. set_property IOSTANDARD LVCMOS18 [get_ports {adc_dat_a_i[*]}]
  6. set_property IOB TRUE [get_ports {adc_dat_a_i[*]}]
  7. set_property PACKAGE_PIN V17 [get_ports {adc_dat_a_i[0]}]
  8. set_property PACKAGE_PIN U17 [get_ports {adc_dat_a_i[1]}]
  9. set_property PACKAGE_PIN Y17 [get_ports {adc_dat_a_i[2]}]
  10. set_property PACKAGE_PIN W16 [get_ports {adc_dat_a_i[3]}]
  11. set_property PACKAGE_PIN Y16 [get_ports {adc_dat_a_i[4]}]
  12. set_property PACKAGE_PIN W15 [get_ports {adc_dat_a_i[5]}]
  13. set_property PACKAGE_PIN W14 [get_ports {adc_dat_a_i[6]}]
  14. set_property PACKAGE_PIN Y14 [get_ports {adc_dat_a_i[7]}]
  15. set_property PACKAGE_PIN W13 [get_ports {adc_dat_a_i[8]}]
  16. set_property PACKAGE_PIN V12 [get_ports {adc_dat_a_i[9]}]
  17. set_property PACKAGE_PIN V13 [get_ports {adc_dat_a_i[10]}]
  18. set_property PACKAGE_PIN T14 [get_ports {adc_dat_a_i[11]}]
  19. set_property PACKAGE_PIN T15 [get_ports {adc_dat_a_i[12]}]
  20. set_property PACKAGE_PIN V15 [get_ports {adc_dat_a_i[13]}]
  21. set_property PACKAGE_PIN T16 [get_ports {adc_dat_a_i[14]}]
  22. set_property PACKAGE_PIN V16 [get_ports {adc_dat_a_i[15]}]
  23. set_property IOSTANDARD LVCMOS18 [get_ports {adc_dat_b_i[*]}]
  24. set_property IOB TRUE [get_ports {adc_dat_b_i[*]}]
  25. set_property PACKAGE_PIN T17 [get_ports {adc_dat_b_i[0]}]
  26. set_property PACKAGE_PIN R16 [get_ports {adc_dat_b_i[1]}]
  27. set_property PACKAGE_PIN R18 [get_ports {adc_dat_b_i[2]}]
  28. set_property PACKAGE_PIN P16 [get_ports {adc_dat_b_i[3]}]
  29. set_property PACKAGE_PIN P18 [get_ports {adc_dat_b_i[4]}]
  30. set_property PACKAGE_PIN N17 [get_ports {adc_dat_b_i[5]}]
  31. set_property PACKAGE_PIN R19 [get_ports {adc_dat_b_i[6]}]
  32. set_property PACKAGE_PIN T20 [get_ports {adc_dat_b_i[7]}]
  33. set_property PACKAGE_PIN T19 [get_ports {adc_dat_b_i[8]}]
  34. set_property PACKAGE_PIN U20 [get_ports {adc_dat_b_i[9]}]
  35. set_property PACKAGE_PIN V20 [get_ports {adc_dat_b_i[10]}]
  36. set_property PACKAGE_PIN W20 [get_ports {adc_dat_b_i[11]}]
  37. set_property PACKAGE_PIN W19 [get_ports {adc_dat_b_i[12]}]
  38. set_property PACKAGE_PIN Y19 [get_ports {adc_dat_b_i[13]}]
  39. set_property PACKAGE_PIN W18 [get_ports {adc_dat_b_i[14]}]
  40. set_property PACKAGE_PIN Y18 [get_ports {adc_dat_b_i[15]}]
  41. # clock input
  42. set_property IOSTANDARD DIFF_HSTL_I_18 [get_ports adc_clk_p_i]
  43. set_property IOSTANDARD DIFF_HSTL_I_18 [get_ports adc_clk_n_i]
  44. set_property PACKAGE_PIN U18 [get_ports adc_clk_p_i]
  45. set_property PACKAGE_PIN U19 [get_ports adc_clk_n_i]
  46. # clock output
  47. set_property IOSTANDARD LVCMOS18 [get_ports adc_enc_p_o]
  48. set_property IOSTANDARD LVCMOS18 [get_ports adc_enc_n_o]
  49. set_property SLEW FAST [get_ports adc_enc_p_o]
  50. set_property SLEW FAST [get_ports adc_enc_n_o]
  51. set_property DRIVE 8 [get_ports adc_enc_p_o]
  52. set_property DRIVE 8 [get_ports adc_enc_n_o]
  53. set_property PACKAGE_PIN N20 [get_ports adc_enc_p_o]
  54. set_property PACKAGE_PIN P20 [get_ports adc_enc_n_o]
  55. # clock duty cycle stabilizer (CSn)
  56. set_property IOSTANDARD LVCMOS18 [get_ports adc_csn_o]
  57. set_property PACKAGE_PIN V18 [get_ports adc_csn_o]
  58. set_property SLEW FAST [get_ports adc_csn_o]
  59. set_property DRIVE 8 [get_ports adc_csn_o]
  60. ### DAC
  61. # data
  62. set_property IOSTANDARD LVCMOS33 [get_ports {dac_dat_o[*]}]
  63. set_property SLEW SLOW [get_ports {dac_dat_o[*]}]
  64. set_property DRIVE 4 [get_ports {dac_dat_o[*]}]
  65. # set_property IOB TRUE [get_ports {dac_dat_o[*]}]
  66. set_property PACKAGE_PIN M19 [get_ports {dac_dat_o[0]}]
  67. set_property PACKAGE_PIN M20 [get_ports {dac_dat_o[1]}]
  68. set_property PACKAGE_PIN L19 [get_ports {dac_dat_o[2]}]
  69. set_property PACKAGE_PIN L20 [get_ports {dac_dat_o[3]}]
  70. set_property PACKAGE_PIN K19 [get_ports {dac_dat_o[4]}]
  71. set_property PACKAGE_PIN J19 [get_ports {dac_dat_o[5]}]
  72. set_property PACKAGE_PIN J20 [get_ports {dac_dat_o[6]}]
  73. set_property PACKAGE_PIN H20 [get_ports {dac_dat_o[7]}]
  74. set_property PACKAGE_PIN G19 [get_ports {dac_dat_o[8]}]
  75. set_property PACKAGE_PIN G20 [get_ports {dac_dat_o[9]}]
  76. set_property PACKAGE_PIN F19 [get_ports {dac_dat_o[10]}]
  77. set_property PACKAGE_PIN F20 [get_ports {dac_dat_o[11]}]
  78. set_property PACKAGE_PIN D20 [get_ports {dac_dat_o[12]}]
  79. set_property PACKAGE_PIN D19 [get_ports {dac_dat_o[13]}]
  80. # control
  81. set_property IOSTANDARD LVCMOS33 [get_ports dac_*_o]
  82. set_property SLEW FAST [get_ports dac_*_o]
  83. set_property DRIVE 8 [get_ports dac_*_o]
  84. # set_property IOB TRUE [get_ports {dac_*_o}]
  85. set_property PACKAGE_PIN M17 [get_ports dac_wrt_o]
  86. set_property PACKAGE_PIN N16 [get_ports dac_sel_o]
  87. set_property PACKAGE_PIN M18 [get_ports dac_clk_o]
  88. set_property PACKAGE_PIN N15 [get_ports dac_rst_o]
  89. ### PWM
  90. set_property IOSTANDARD LVCMOS18 [get_ports {dac_pwm_o[*]}]
  91. set_property SLEW FAST [get_ports {dac_pwm_o[*]}]
  92. set_property DRIVE 12 [get_ports {dac_pwm_o[*]}]
  93. # set_property IOB TRUE [get_ports {dac_pwm_o[*]}]
  94. set_property PACKAGE_PIN T10 [get_ports {dac_pwm_o[0]}]
  95. set_property PACKAGE_PIN T11 [get_ports {dac_pwm_o[1]}]
  96. set_property PACKAGE_PIN P15 [get_ports {dac_pwm_o[2]}]
  97. set_property PACKAGE_PIN U13 [get_ports {dac_pwm_o[3]}]
  98. ### XADC
  99. set_property IOSTANDARD LVCMOS33 [get_ports Vp_Vn_v_p]
  100. set_property IOSTANDARD LVCMOS33 [get_ports Vp_Vn_v_n]
  101. set_property IOSTANDARD LVCMOS33 [get_ports Vaux0_v_p]
  102. set_property IOSTANDARD LVCMOS33 [get_ports Vaux0_v_n]
  103. set_property IOSTANDARD LVCMOS33 [get_ports Vaux1_v_p]
  104. set_property IOSTANDARD LVCMOS33 [get_ports Vaux1_v_n]
  105. set_property IOSTANDARD LVCMOS33 [get_ports Vaux8_v_p]
  106. set_property IOSTANDARD LVCMOS33 [get_ports Vaux8_v_n]
  107. set_property IOSTANDARD LVCMOS33 [get_ports Vaux9_v_p]
  108. set_property IOSTANDARD LVCMOS33 [get_ports Vaux9_v_n]
  109. set_property PACKAGE_PIN K9 [get_ports Vp_Vn_v_p]
  110. set_property PACKAGE_PIN L10 [get_ports Vp_Vn_v_n]
  111. set_property PACKAGE_PIN C20 [get_ports Vaux0_v_p]
  112. set_property PACKAGE_PIN B20 [get_ports Vaux0_v_n]
  113. set_property PACKAGE_PIN E17 [get_ports Vaux1_v_p]
  114. set_property PACKAGE_PIN D18 [get_ports Vaux1_v_n]
  115. set_property PACKAGE_PIN B19 [get_ports Vaux8_v_p]
  116. set_property PACKAGE_PIN A20 [get_ports Vaux8_v_n]
  117. set_property PACKAGE_PIN E18 [get_ports Vaux9_v_p]
  118. set_property PACKAGE_PIN E19 [get_ports Vaux9_v_n]
  119. ### Expansion connector
  120. set_property IOSTANDARD LVCMOS33 [get_ports {exp_p_tri_io[*]}]
  121. set_property IOSTANDARD LVCMOS33 [get_ports {exp_n_tri_io[*]}]
  122. set_property SLEW FAST [get_ports {exp_p_tri_io[*]}]
  123. set_property SLEW FAST [get_ports {exp_n_tri_io[*]}]
  124. set_property DRIVE 8 [get_ports {exp_p_tri_io[*]}]
  125. set_property DRIVE 8 [get_ports {exp_n_tri_io[*]}]
  126. set_property PACKAGE_PIN G17 [get_ports {exp_p_tri_io[0]}]
  127. set_property PACKAGE_PIN G18 [get_ports {exp_n_tri_io[0]}]
  128. set_property PACKAGE_PIN H16 [get_ports {exp_p_tri_io[1]}]
  129. set_property PACKAGE_PIN H17 [get_ports {exp_n_tri_io[1]}]
  130. set_property PACKAGE_PIN J18 [get_ports {exp_p_tri_io[2]}]
  131. set_property PACKAGE_PIN H18 [get_ports {exp_n_tri_io[2]}]
  132. set_property PACKAGE_PIN K17 [get_ports {exp_p_tri_io[3]}]
  133. set_property PACKAGE_PIN K18 [get_ports {exp_n_tri_io[3]}]
  134. set_property PACKAGE_PIN L14 [get_ports {exp_p_tri_io[4]}]
  135. set_property PACKAGE_PIN L15 [get_ports {exp_n_tri_io[4]}]
  136. set_property PACKAGE_PIN L16 [get_ports {exp_p_tri_io[5]}]
  137. set_property PACKAGE_PIN L17 [get_ports {exp_n_tri_io[5]}]
  138. set_property PACKAGE_PIN K16 [get_ports {exp_p_tri_io[6]}]
  139. set_property PACKAGE_PIN J16 [get_ports {exp_n_tri_io[6]}]
  140. set_property PACKAGE_PIN M14 [get_ports {exp_p_tri_io[7]}]
  141. set_property PACKAGE_PIN M15 [get_ports {exp_n_tri_io[7]}]
  142. ### SATA connector
  143. set_property IOSTANDARD DIFF_HSTL_I_18 [get_ports daisy_p_o[*]]
  144. set_property IOSTANDARD DIFF_HSTL_I_18 [get_ports daisy_n_o[*]]
  145. set_property IOSTANDARD DIFF_HSTL_I_18 [get_ports daisy_p_i[*]]
  146. set_property IOSTANDARD DIFF_HSTL_I_18 [get_ports daisy_n_i[*]]
  147. set_property PACKAGE_PIN T12 [get_ports {daisy_p_o[0]}]
  148. set_property PACKAGE_PIN U12 [get_ports {daisy_n_o[0]}]
  149. set_property PACKAGE_PIN U14 [get_ports {daisy_p_o[1]}]
  150. set_property PACKAGE_PIN U15 [get_ports {daisy_n_o[1]}]
  151. set_property PACKAGE_PIN P14 [get_ports {daisy_p_i[0]}]
  152. set_property PACKAGE_PIN R14 [get_ports {daisy_n_i[0]}]
  153. set_property PACKAGE_PIN N18 [get_ports {daisy_p_i[1]}]
  154. set_property PACKAGE_PIN P19 [get_ports {daisy_n_i[1]}]
  155. ### LED
  156. set_property IOSTANDARD LVCMOS33 [get_ports {led_o[*]}]
  157. set_property SLEW SLOW [get_ports {led_o[*]}]
  158. set_property DRIVE 4 [get_ports {led_o[*]}]
  159. set_property PACKAGE_PIN F16 [get_ports {led_o[0]}]
  160. set_property PACKAGE_PIN F17 [get_ports {led_o[1]}]
  161. set_property PACKAGE_PIN G15 [get_ports {led_o[2]}]
  162. set_property PACKAGE_PIN H15 [get_ports {led_o[3]}]
  163. set_property PACKAGE_PIN K14 [get_ports {led_o[4]}]
  164. set_property PACKAGE_PIN G14 [get_ports {led_o[5]}]
  165. set_property PACKAGE_PIN J15 [get_ports {led_o[6]}]
  166. set_property PACKAGE_PIN J14 [get_ports {led_o[7]}]